Apple /// Computer Information # Apple /// Service Reference Manual Section I of II • Theory of Operation Chapter 7 • Input / Output Written by Apple Computer • 1982 #### INPUT/OUTPUT (1/0) #### DESCRIPTION In Apple computers I/O devices are treated very much like memory locations. Most of the system's I/O functions are mapped into the address range COOO to CFFF. The I/O space is enabled by a bit in the Environmental Register. Addresses COXX control the on-board I/O. Addresses C1XX, C2XX, C3XX, and C4XX are reserved for the exclusive use of the four I/O slots. The I/O expansion space from C800 to CFFF is switched between the I/O slots. Addresses C500 to C7FF are always Ram, regardless of the setting of the I/O enable bit. #### I/O ADDRESS SPACE #### INTERFACE CONTROL SIGNALS For every I/O slot, the Apple /// provides 16 locations that set the Device Select\* signal and 256 locations that set the I/O Select\* signal. The Device Select\* signal is a signal specific to each slot. It is active for for a 16-address block. This signal is ususally used as an enable signal. The I/O Select\* signal can be used to control a page of memory (256 addresses) which could be placed in ROM, in the interface circuitry, for executing "driver routines". The I/O Select\* signal could also be used in circumstances where a small amount of read/write memory for temporary storage is needed. Each I/O slot has its own I/O Select\* signal, and each signal is active when a specific page of memory is addressed. The I/O Strobe is common to all I/O slots. This signal will be low (true) when an address location within the range of C800 to CFFF (2K of memory). # ecappia computar inc. #### INTERRUPTS Interface cards that are capable of generating interrupts MUST latch the interrupt output until it is reset by the software. In addition, they MUST include the ability to mask and unmask their interrupt through software, and MUST default to the masked state when the system is reset. | CO9X | Slot 1 Device Select | |------|----------------------| | C1XX | Slot 1 I/O Select | | COAX | Slot 2 Device Select | | C2XX | Slot 2 I/O Select | | COBX | Slot 3 Device Select | | C3XX | Slot 3 I/O Select | | COCX | Slot 4 Device Select | | C4XX | Slot 4 I/O Select | The method of accomplishing this transmission between the interface and the computer is called handshaking. In the Apple ///, the handshaking is normally accomplished through the exchange of Device Select\*, I/O Select\*, IRQ\*, and R/W\*. The R/W\* control signal is used to synchronize the flow of data to and from I/O devices. When the Read/Write\* signal is a logic one, the processor is reading information from the data bus. Conversely, when R/W\* is low, we are performing a write to the data bus. As you can see, the handshaking between the Apple /// and the interface is dependent upon the software. Let us again emphasize the role of addressing plays in the I/O process. #### ADDRESSING THE I/O There are certain addresses that you can write to or read from to control the operation of the interface card. Where "n" is the number of the slot where the interface is installed, these hardware addresses are in the range: $$C080 + n0 to C087 + n0$$ For example, if you install an interface in slot 2, you should write to the addresses from COAO through COA7. The operations that the interface card performs are initiated by the read or write operations presented on these hardware addresses. # apple computer inc. #### THE INPUT OPERATION In the input operation, whenever the correct address is presented to the interface card, the data is present on the data lines D7-D0. For example, if the location C083 + n0 corresponds in the software to an input, the data presented on D7-D0 is accepted by the computer. If the interface card contains a control ROM, the code in ROM is being addressed whenever the I/O Select line is low; that is when the address on the address lines is between Cn00 and CnFF). Recall that "n" is the slot number. #### THE OUTPUT OPERATION In the output operation, IF the address Co81 + nO represents an output operation in the software AND the Read/Write\* signal is low, $\frac{\text{THEN}}{\text{the data is presented on the data bus and latched into}}$ the interface whenever the address CO81 + nO is presented. #### SYSTEM TIMING A system timing diagram is provided. This diagram shows the timing of some signals at the I/O slots in the 1 MHz and 2 MHz frequency modes. #### I/O TIMING DIAGRAMS • # dapple computer inc. #### THE A/// JOYSTICK The A/// has two ports designated for joystick (x and y axis paddles) each with two switches. However, unlike the Apple II the ports do not have "annunicator" outputs. One of the switches is a momentary contact and the other is a toggle. The Analog X and Y inputs are read through a ramp type Analog to Digital converter (A/D). These values derived must be interpreted by the program. The switches are read to the data bus directly through a mulitplexor. The 9708 has multiplexed inputs. To select which input channel is to be read the proper address must be set in an addressable latch and must be held during the PDLEN (ramp start) low cycle. The I/O address for the setting and clearing of the A/D addresses and the ramp start is as shown in the following table: | I/O Address | A/D<br>Function | Signal Name | |-------------|------------------|-------------| | C058 | AO Clear | PDLO | | CO59 | AO Set | | | CO5A | A2 Clear | PDL2 | | CO5B | A2 Set | | | CO5C | Ramp Start Clear | PDLEN | | CO5D | " " Set | | | CO5E | Al Clear | AXCO | | CO5F | Al Set | | | | | | To read the various signals associated with the joysticks the following addresses should be read: | I/O Address | Function | | | |-------------|------------------------|--|--| | CO60,8 | Switch O | | | | C061,9 | Switch 1/Margin Switch | | | | CO62,A | Switch 2 | | | | CO63,B | Switch 3/Serial Clock | | | | C066,E | A/D ramp stop (PDLOT) | | | Note: The joystick port at J3 (Port A) can be configured to be a serial port to support a device like-the Silentype. Care must be taken to insure that the port has been configured for the proper device or signal contention will occur and give erroneous results. The sequence of operation for the A/D would be as follows: 1) set the desired channel address nto A/D 0 through A/D 2. # papple computer inc. - 2) start the A/D by cycling the PDLEN signal low for 40 micro seconds then back high - 3) set up one of the timers to count. - 4) test for ramp stop - 5) read the counter - 6) compute the value of the channel input. | dapple computer w.L | | | | | |---------------------|-------------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Peripher | al Conne | ector Pinout | | · | GND | 26 | 25 | +5 <b>V</b> | | | DMAOK | 27 | 24 | NOT USED | | | DMAI | 28 | 23 | NOT USED | | | IONMI | 29 | 22 | TSADE (Open collector) | | | IRQ | 30 | 21 | RDY (Open collector) | | | IORES | 31 | 20 | I/O STROBE | | | INH | 32 | 19 | PHO | | | -12V | 33 | 18 | R/W A/// Peripheral Connector Slot | | | -5 <b>v</b> | 34 | 17 | A15 TOP VIEW | | | SYNC | 35 | . 16 | BACK OF PC. SCARD A14 | | | C7M | 36 | 15 | A13 | | | Q3 | 37 | 14 | A12 GND 28 25 +5V DMAOK 27 GB 24 NOT USED 29 NOT USED 29 NOT USED | | | CIM | 38 | 13 | A12 OMAOK 27 O | | | IOCLR | 39 | 12 | A10 -127 33 | | | C1M | 40 | 11 | A10 -5V 34 SYNC 35 C7M 36 | | | DEV SEL | 41 | 10 | A9 03 37 0 14 A12 0 15 A11 15 A12 15 A13 A11 15 A13 A11 15 A13 A11 A14 A15 A15 A16 | | | <b>D7</b> | 42 | 9 | A7 88 4 6 6 7 4 | | | D6 | 43 | 8 | 85 44 G D 5 A3<br>87 47 G D 4 A2 | | | D5 | 44 ′ | 7. | A5 01 48 0 3 A1 2 A0 1 1 1/0 SECECT | | | D4 | 45 | 6 | A4 O | | | D3 | 46 | 5 | A3 FRONT OF PC. BOARD | | | D2 | 47 | 4 | A2 | | | DI | 48 | 3 | Al | | | DO | 49 | 2 | AO | | | +12♥ | 50 | 1 | I/O SELECT | | | | | | 7.7 | ### **Mapple computer inc.** Table 33: Peripheral Connector Signal Description | Pin: | Name: | Ib | Description: | |------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | I/O SELE | CT 0 | This line, normally high, will become low when the microprocessor references page \$Cn, where n is the individual slot number. This signal become active during PHO (nominally 500ns) and will drive 12 LSTTL loads. | | 2-17 | AO-A15 | I,o | The buffered address bus. The address on these lines becomes valid within 300ms after the beginning of | | | | | ClM and remains vaild through PHO. These lines will each drive 8 LSTTL loads. | | 18 | R∕₩ | <b>T, 0</b> | Buffered Read/Write signal. This becomes valid at the same time the address bus does, and goes high during a read cycle and low during a write. This line can drive up to 10 LSTTL loads. | | 19 | PHO | <b>o</b> | A l MHz signal which is identical to ClM. This line will drive 5 LSTTL inputs. | | 20 | I/O STRO | BE O | This line will go low during CIM when the address bus contains an address between \$CO00 and \$CFFF. This line will drive 12 LSTTL loads. | | 21 | RDY | I | The 6502's RDY input. This line should change only during ClM, and when low will halt the microprocessor on the next read cycle. This line has a lK ohm pullup to +5V. This line should be driven from an open collector output. | | 22 | TSADB | I | A low on this line from the peripheral will cause<br>the address bus to tri-state for Direct Memory Access<br>(DMA) applications. This has a 1 K ohm resistor<br>pullup to +5V. This should be driven from an<br>open collector output. | | 23 | | NA | Not used in an Apple /// (NO DAISN CHAIMNA OF PERIPHERALS! | | 24 | | NA | Not used in an Apple ///. | | 25 | +5∇ | 0 | Positive 5-volt supply, 2.0 amps total for all peripheral boards together (but note a limit of 1.5 Watts per board). | | 26 | GND | NA | System circuit ground. O volt line from power supply. Do not use for shield ground. | | 27 | DMAOK | O | Acknowledge signal to the peripheral following | | | | | | | Apple /// Computer Information | <ul> <li>Apple /// Level 2 Service Reference Manual</li> </ul> | |--------------------------------|----------------------------------------------------------------| | Apple /// Compater imerimanen | rippio /// Ecroi E Corrido riciorendo manda | | | | | its request for the special Direct Memory Access (DMA) mode. Informs the peripheral that the DMA can now proceed. | |------|--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 | DMAI | I | Direct Memory Access (DMA) interrupt. Requests the A Apple // DMA mode. Has a 1 K ohm pullup to +5. This should be driven from an open collector output. | | 29 | IONMI | I | Input/Output Non-Maskable Interrupt. This is THE NMI DOES equivalent to the IORES (pin 31) line as it will NOT GODIETTY TO execute the same code in the Autostart ROM. This THE MESSAR, SO line should be driven by an open collector output. BY THE SYSTEM. | | 30 | IRQ | I | This line is ignored in Apple ][ emulation mode. It should be driven by a TTL output. | | 31 | IORES | 0 | Input/Output Reset signal used to reset the peripheral devices. Pulled low by a power on or RESET key. This line will drive 12 LSTTL loads. | | 32 | INH | I | Inhibit line. When a device pulls this line low, all system memory is disabled. This line has a 1 K ohm pullup resistor to +5V and should be driven form an open collector output. | | 33 | -12 <b>V</b> | 0 | Negative 12 volt supply, 200mA total for all peripheral boards together. | | 34 | <b>-5</b> V | 0 | Negative 5 volt supply, 200mA total for <u>all</u> periperal boards together. | | 35 | SYNC | 0 | The 6502 opcode synchronization signal. Can be used for external bus control signals. Will drive 10 LSTTL loads. | | 36 | C7M | 0 | Seven MHz high frequency clock. Will drive 10 LSTTL loads. | | 37 | Q3 | 0 | A 2MHz (nonsymetrical) general purpose timing signal. Will drive 10 LSTTL inputs. | | · 38 | CIM | 0 | Complement of ClM clock. This will drive 12 LSTTL loads. | | 39 | TOCLE | 0 | Provides the \$C800 space disable function directly without address decoding (\$CFFF is used for Apple ][ peripherals. It is addressed from \$C02x. This line will drive 12 LSTTL loads. | | 40 | CIM | 0 | Phase ClM clock. This is the same as the microprocessor's 1 MHz clock. This will drive 12 LSTTL loads. | | 41 | DEVICE : | SELECT | This line becomes acive (low) on each peripheral | | | | | 7.9 | # papple computer Inc. connector when the address bus is holding address between \$COnO and \$COnF where n is the slot number plus \$8. This line will drive 12 LSTTL loads. 42-49 D7-D0 **I**,0 The 8-bit system data bus. During a write cycle, data is set up by the 6502 less than 300ns after the beginning of CIM. During a read cycle the 6502 expects data to be ready no less than 100ms before the end of CIM. These lines will drive 8 LSTTL inputs. 50 +12V O Positive 12 volt supply, 300mA total for all peripheral boards together. \* NOTE: TOTAL POWER DRAWN BY ANY ONE PERIOMETER DETERMENT IS NOT TO # capple computer inc. The Real Time Clock/Calendar A real time clock has been incorporated into the A /// using 58167 CMOS Clock/Calendar chip. This chip has the resolution to count to thousandths of a second. The clock circuitry can be set to cause an interrupt at intervals from a tenth of a second to interrupts every month. Since the clock is a CMOS circuit it consumes about 10ua in the standby (power off in the Apple ///) mode. This is about the same as a normal LCD watch. Three "AA" alkaline batteries are mounted in a battery pack that clips to the casting near the internal speaker. Wires attached to the battery holder connect to a 2 pin molex connector at location Gl3. This clock chip is not a member of the 6500 family and is not directly compatible. Special considerations have been incorporated into the logic design to allow the Apple III to access and control of the clock chip. The timing requirements for the clock chip require that the address lines be latched for much longer than the processor can accomplish in normal operations, so the clock is addressed with the "Zero Page Register" (the B port of VIA B6). The operating system will temporarily store the current zero page address at another location then write the desired clock address into the zpage register. The processor clock, PHO, is extended to —usec by the action of the prom 180 and associated circuit. The clock chip also requires a separate read and write strobe so appropriate logic was designed to split the R/W signal into a read and write strobe. When the processor has completed its access to the clock it will return the proper zero page address to the VIA and PHO will return to its normal operation. Please refer to the specification sheet in the Appendices for complete details of the clock. The transistor array performs two functions. One it supplies Vcc from the power supply when the Apple /// is "on", and develops a power down strobe to the clock chip to set its standby mode just before the supply fully decays. The clock may be programmed that while it is in the standby mode to provide a PDINT to an external device which may restore power to the Apple to service a particular device. This feature would be very useful in communications networks that poll at specific times in off-hours. However, at the time of this printing no such remote device has been specified. The clock runs on a 32KHZ crystal may be adjusted to an operating tolerance of 5 minutes a month. There are two methods used, on is a vertifications of operation using software, this however has the accuracy of approximately 5 minutes a month, which for many applications and users is close enough, but for those users who demand a closer setting a method of setting the clock using an accoustic probe and frequently meter is available. The only problem with this is the cost of the calibration equipment (nearly \$1000 per station). Level II centers will most likely be equipped with these devices. It should be noted that there is a slight shift if frequently between power on ### cappia computar and and standy modes. Depending on the actual usage of power on and off the clock may vary perceptibly over the course of a month. So it is best to describe the entire function as a clock, not a chronograph.